WEKO3
アイテム
{"_buckets": {"deposit": "9a628370-8a65-4347-9ddc-6d0749e79ff3"}, "_deposit": {"created_by": 3, "id": "366", "owners": [3], "pid": {"revision_id": 0, "type": "depid", "value": "366"}, "status": "published"}, "_oai": {"id": "oai:kyutech.repo.nii.ac.jp:00000366", "sets": ["24"]}, "author_link": ["6598", "1874"], "item_21_biblio_info_6": {"attribute_name": "書誌情報", "attribute_value_mlt": [{"bibliographicIssueDates": {"bibliographicIssueDate": "2005-10-24", "bibliographicIssueDateType": "Issued"}, "bibliographicIssueNumber": "11", "bibliographicPageEnd": "1659", "bibliographicPageStart": "1645", "bibliographicVolumeNumber": "24", "bibliographic_titles": [{"bibliographic_title": "IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems"}]}]}, "item_21_description_4": {"attribute_name": "抄録", "attribute_value_mlt": [{"subitem_description": "This paper proposes minimization algorithms for the memory size and the average path length (APL) of heterogeneous multivalued decision diagrams (MDDs). In a heterogeneous MDD, each multivalued variable can take different domains. To represent a binary logic function using a heterogeneous MDD, we partition the binary variables into groups with different numbers of binary variables and treat the groups as multivalued variables. Since memory size and APL of a heterogeneous MDD depend on the partition of binary variables as well as the ordering of binary variables, the memory size and the APL of a heterogeneous MDD can be minimized by considering both orderings and partitions of binary variables. The experimental results show that heterogeneous MDDs can represent logic functions with smaller memory sizes than free binary decision diagrams (FBDDs) and smaller APLs than reduced ordered BDDs (ROBDDs); the APLs of heterogeneous MDDs can be reduced by half of the ROBDDs without increasing memory size; and heterogeneous MDDs have smaller area-time complexities than MDD(k)s.", "subitem_description_type": "Abstract"}]}, "item_21_description_60": {"attribute_name": "資源タイプ", "attribute_value_mlt": [{"subitem_description": "Journal Article", "subitem_description_type": "Other"}]}, "item_21_full_name_3": {"attribute_name": "著者別名", "attribute_value_mlt": [{"affiliations": [{"affiliationNames": [{"affiliationName": "", "lang": "ja"}], "nameIdentifiers": []}], "familyNames": [{"familyName": "Sasao", "familyNameLang": "en"}, {"familyName": "笹尾", "familyNameLang": "ja"}, {"familyName": "ササオ", "familyNameLang": "ja-Kana"}], "givenNames": [{"givenName": "Tsutomu", "givenNameLang": "en"}, {"givenName": "勤", "givenNameLang": "ja"}, {"givenName": "ツトム", "givenNameLang": "ja-Kana"}], "nameIdentifiers": [{"nameIdentifier": "6598", "nameIdentifierScheme": "WEKO"}, {"nameIdentifier": "7006026413", "nameIdentifierScheme": "Scopus著者ID", "nameIdentifierURI": "https://www.scopus.com/authid/detail.uri?authorId=7006026413"}], "names": [{"name": "Sasao, Tsutomu", "nameLang": "en"}, {"name": "笹尾, 勤", "nameLang": "ja"}, {"name": "ササオ, ツトム", "nameLang": "ja-Kana"}]}]}, "item_21_publisher_7": {"attribute_name": "出版者", "attribute_value_mlt": [{"subitem_publisher": "Institute of Electrical and Electronics Engineers"}]}, "item_21_relation_12": {"attribute_name": "DOI", "attribute_value_mlt": [{"subitem_relation_type": "isIdenticalTo", "subitem_relation_type_id": {"subitem_relation_type_id_text": "info:doi/10.1109/TCAD.2005.852290", "subitem_relation_type_select": "DOI"}}]}, "item_21_relation_14": {"attribute_name": "情報源", "attribute_value_mlt": [{"subitem_relation_name": [{"subitem_relation_name_text": "DOI: 10.1109/TCAD.2005.852290"}], "subitem_relation_type_id": {"subitem_relation_type_id_text": "DOI: 10.1109/TCAD.2005.852290", "subitem_relation_type_select": "URI"}}]}, "item_21_rights_13": {"attribute_name": "権利", "attribute_value_mlt": [{"subitem_rights": "©2005 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE."}]}, "item_21_select_59": {"attribute_name": "査読の有無", "attribute_value_mlt": [{"subitem_select_item": "yes"}]}, "item_21_source_id_10": {"attribute_name": "書誌レコードID", "attribute_value_mlt": [{"subitem_source_identifier": "AA10629136", "subitem_source_identifier_type": "NCID"}]}, "item_21_source_id_8": {"attribute_name": "ISSN", "attribute_value_mlt": [{"subitem_source_identifier": "0278-0070", "subitem_source_identifier_type": "ISSN"}, {"subitem_source_identifier": "1937-4151", "subitem_source_identifier_type": "ISSN"}]}, "item_21_subject_16": {"attribute_name": "日本十進分類法", "attribute_value_mlt": [{"subitem_subject": "548", "subitem_subject_scheme": "NDC"}]}, "item_21_text_36": {"attribute_name": "著者所属", "attribute_value_mlt": [{"subitem_text_value": "Dept. of Comput. Sci. \u0026 Electron., Kyushu Institute of Technology, Iizuka, Japan"}, {"subitem_text_value": "Dept. of Comput. Sci. \u0026 Electron., Kyushu Institute of Technology, Iizuka, Japan"}]}, "item_21_version_type_58": {"attribute_name": "著者版フラグ", "attribute_value_mlt": [{"subitem_version_resource": "http://purl.org/coar/version/c_970fb48d4fbd8a85", "subitem_version_type": "VoR"}]}, "item_creator": {"attribute_name": "著者", "attribute_type": "creator", "attribute_value_mlt": [{"creatorNames": [{"creatorName": "Nagayama, Shinobu"}], "nameIdentifiers": [{"nameIdentifier": "1874", "nameIdentifierScheme": "WEKO"}]}, {"creatorAffiliations": [{"affiliationNameIdentifiers": [], "affiliationNames": [{"affiliationName": "", "affiliationNameLang": "ja"}]}], "creatorNames": [{"creatorName": "Sasao, Tsutomu", "creatorNameLang": "en"}, {"creatorName": "笹尾, 勤", "creatorNameLang": "ja"}, {"creatorName": "ササオ, ツトム", "creatorNameLang": "ja-Kana"}], "familyNames": [{"familyName": "Sasao", "familyNameLang": "en"}, {"familyName": "笹尾", "familyNameLang": "ja"}, {"familyName": "ササオ", "familyNameLang": "ja-Kana"}], "givenNames": [{"givenName": "Tsutomu", "givenNameLang": "en"}, {"givenName": "勤", "givenNameLang": "ja"}, {"givenName": "ツトム", "givenNameLang": "ja-Kana"}], "nameIdentifiers": [{"nameIdentifier": "6598", "nameIdentifierScheme": "WEKO"}, {"nameIdentifier": "7006026413", "nameIdentifierScheme": "Scopus著者ID", "nameIdentifierURI": "https://www.scopus.com/authid/detail.uri?authorId=7006026413"}]}]}, "item_files": {"attribute_name": "ファイル情報", "attribute_type": "file", "attribute_value_mlt": [{"accessrole": "open_date", "date": [{"dateType": "Available", "dateValue": "2008-01-08"}], "displaytype": "detail", "download_preview_message": "", "file_order": 0, "filename": "IEEETCAD2005_nagayama.pdf", "filesize": [{"value": "579.6 kB"}], "format": "application/pdf", "future_date_message": "", "is_thumbnail": false, "licensetype": "license_free", "mimetype": "application/pdf", "size": 579600.0, "url": {"label": "IEEETCAD2005_nagayama.pdf", "url": "https://kyutech.repo.nii.ac.jp/record/366/files/IEEETCAD2005_nagayama.pdf"}, "version_id": "2aa681e1-4785-453a-bc16-afd0155e019d"}]}, "item_keyword": {"attribute_name": "キーワード", "attribute_value_mlt": [{"subitem_subject": "Area–time complexity", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "average path length (APL)", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "FBDD", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "heterogeneous MDD", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "logic simulation", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "memory size", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "representation of logic functions", "subitem_subject_scheme": "Other"}, {"subitem_subject_scheme": "Other"}, {"subitem_subject": "ROBDD", "subitem_subject_scheme": "Other"}]}, "item_language": {"attribute_name": "言語", "attribute_value_mlt": [{"subitem_language": "eng"}]}, "item_resource_type": {"attribute_name": "資源タイプ", "attribute_value_mlt": [{"resourcetype": "journal article", "resourceuri": "http://purl.org/coar/resource_type/c_6501"}]}, "item_title": "On the optimization of heterogeneous MDDs", "item_titles": {"attribute_name": "タイトル", "attribute_value_mlt": [{"subitem_title": "On the optimization of heterogeneous MDDs"}]}, "item_type_id": "21", "owner": "3", "path": ["24"], "permalink_uri": "http://hdl.handle.net/10228/613", "pubdate": {"attribute_name": "公開日", "attribute_value": "2008-01-08"}, "publish_date": "2008-01-08", "publish_status": "0", "recid": "366", "relation": {}, "relation_version_is_last": true, "title": ["On the optimization of heterogeneous MDDs"], "weko_shared_id": 3}
On the optimization of heterogeneous MDDs
http://hdl.handle.net/10228/613
http://hdl.handle.net/10228/613e2ab7a2f-3e01-417c-85b5-0e947a8f3007
名前 / ファイル | ライセンス | アクション |
---|---|---|
IEEETCAD2005_nagayama.pdf (579.6 kB)
|
|
Item type | 学術雑誌論文 = Journal Article(1) | |||||
---|---|---|---|---|---|---|
公開日 | 2008-01-08 | |||||
資源タイプ | ||||||
資源タイプ識別子 | http://purl.org/coar/resource_type/c_6501 | |||||
資源タイプ | journal article | |||||
タイトル | ||||||
タイトル | On the optimization of heterogeneous MDDs | |||||
言語 | ||||||
言語 | eng | |||||
著者 |
Nagayama, Shinobu
× Nagayama, Shinobu× 笹尾, 勤 |
|||||
抄録 | ||||||
内容記述タイプ | Abstract | |||||
内容記述 | This paper proposes minimization algorithms for the memory size and the average path length (APL) of heterogeneous multivalued decision diagrams (MDDs). In a heterogeneous MDD, each multivalued variable can take different domains. To represent a binary logic function using a heterogeneous MDD, we partition the binary variables into groups with different numbers of binary variables and treat the groups as multivalued variables. Since memory size and APL of a heterogeneous MDD depend on the partition of binary variables as well as the ordering of binary variables, the memory size and the APL of a heterogeneous MDD can be minimized by considering both orderings and partitions of binary variables. The experimental results show that heterogeneous MDDs can represent logic functions with smaller memory sizes than free binary decision diagrams (FBDDs) and smaller APLs than reduced ordered BDDs (ROBDDs); the APLs of heterogeneous MDDs can be reduced by half of the ROBDDs without increasing memory size; and heterogeneous MDDs have smaller area-time complexities than MDD(k)s. | |||||
書誌情報 |
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 巻 24, 号 11, p. 1645-1659, 発行日 2005-10-24 |
|||||
出版社 | ||||||
出版者 | Institute of Electrical and Electronics Engineers | |||||
DOI | ||||||
関連タイプ | isIdenticalTo | |||||
識別子タイプ | DOI | |||||
関連識別子 | info:doi/10.1109/TCAD.2005.852290 | |||||
日本十進分類法 | ||||||
主題Scheme | NDC | |||||
主題 | 548 | |||||
NCID | ||||||
収録物識別子タイプ | NCID | |||||
収録物識別子 | AA10629136 | |||||
ISSN | ||||||
収録物識別子タイプ | ISSN | |||||
収録物識別子 | 0278-0070 | |||||
ISSN | ||||||
収録物識別子タイプ | ISSN | |||||
収録物識別子 | 1937-4151 | |||||
著作権関連情報 | ||||||
権利情報 | ©2005 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | Area–time complexity | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | average path length (APL) | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | FBDD | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | heterogeneous MDD | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | logic simulation | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | memory size | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | representation of logic functions | |||||
キーワード | ||||||
主題Scheme | Other | |||||
キーワード | ||||||
主題Scheme | Other | |||||
主題 | ROBDD | |||||
出版タイプ | ||||||
出版タイプ | VoR | |||||
出版タイプResource | http://purl.org/coar/version/c_970fb48d4fbd8a85 | |||||
査読の有無 | ||||||
値 | yes | |||||
資料タイプ | ||||||
内容記述タイプ | Other | |||||
内容記述 | Journal Article | |||||
著者別名 | ||||||
姓名 | Sasao, Tsutomu | |||||
言語 | en | |||||
姓名 | 笹尾, 勤 | |||||
言語 | ja | |||||
姓名 | ササオ, ツトム | |||||
言語 | ja-Kana | |||||
著者所属 | ||||||
Dept. of Comput. Sci. & Electron., Kyushu Institute of Technology, Iizuka, Japan | ||||||
著者所属 | ||||||
Dept. of Comput. Sci. & Electron., Kyushu Institute of Technology, Iizuka, Japan | ||||||
情報源 | ||||||
識別子タイプ | URI | |||||
関連識別子 | DOI: 10.1109/TCAD.2005.852290 | |||||
関連名称 | DOI: 10.1109/TCAD.2005.852290 |