WEKO3
アイテム
{"_buckets": {"deposit": "6660dd0c-4379-4992-8873-5ae75fb1303b"}, "_deposit": {"created_by": 3, "id": "746", "owners": [3], "pid": {"revision_id": 0, "type": "depid", "value": "746"}, "status": "published"}, "_oai": {"id": "oai:kyutech.repo.nii.ac.jp:00000746", "sets": ["24"]}, "author_link": ["3317", "3318", "3319", "1615", "3321"], "control_number": "746", "item_1689815586683": {"attribute_name": "CRID", "attribute_value_mlt": [{"subitem_relation_type": "isIdenticalTo", "subitem_relation_type_id": {"subitem_relation_type_id_text": "https://cir.nii.ac.jp/crid/1050564288863194368", "subitem_relation_type_select": "URI"}}]}, "item_21_biblio_info_6": {"attribute_name": "書誌情報", "attribute_value_mlt": [{"bibliographicIssueDates": {"bibliographicIssueDate": "2001-03", "bibliographicIssueDateType": "Issued"}, "bibliographicIssueNumber": "3", "bibliographicPageEnd": "549", "bibliographicPageStart": "539", "bibliographicVolumeNumber": "36", "bibliographic_titles": [{"bibliographic_title": "IEEE Journal of Solid-State Circuits", "bibliographic_titleLang": "en"}]}]}, "item_21_description_4": {"attribute_name": "抄録", "attribute_value_mlt": [{"subitem_description": "Substrate noise injection in large-scale CMOS logic integrated circuits is quantitatively evaluated by 100-μV 100-ps resolution substrate noise measurements of controlled substrate noises by a transition-controllable noise source and practical substrate noises under CMOS logic operations. The noise injection is dominated by leaks of supply/return bounce into the substrate, and the noise intensity is determined by logic transition activity, according to experimental observations. A time-series divided parasitic capacitance model is derived as an efficient estimator of the supply current for simulating the substrate noise injection and can reproduce the measured substrate noise waveforms. The efficacy of physical noise reduction techniques at the layout and circuit levels is quantified and limitations are discussed in conjunction with the noise injection mechanisms. The reduced supply bounce CMOS circuit is proposed as a universal noise reduction technique, and more than 90% noise reduction to conventional CMOS is demonstrated", "subitem_description_language": "en", "subitem_description_type": "Abstract"}]}, "item_21_full_name_3": {"attribute_name": "著者別名", "attribute_value_mlt": [{"affiliations": [{"affiliationNames": [{"lang": "ja"}]}]}]}, "item_21_publisher_7": {"attribute_name": "出版社", "attribute_value_mlt": [{"subitem_publisher": "IEEE"}]}, "item_21_relation_12": {"attribute_name": "DOI", "attribute_value_mlt": [{"subitem_relation_type": "isIdenticalTo", "subitem_relation_type_id": {"subitem_relation_type_id_text": "https://doi.org/10.1109/4.910494", "subitem_relation_type_select": "DOI"}}]}, "item_21_rights_13": {"attribute_name": "著作権関連情報", "attribute_value_mlt": [{"subitem_rights": "©2001 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE."}]}, "item_21_select_59": {"attribute_name": "査読の有無", "attribute_value_mlt": [{"subitem_select_item": "yes"}]}, "item_21_source_id_10": {"attribute_name": "NCID", "attribute_value_mlt": [{"subitem_source_identifier": "AA00667434", "subitem_source_identifier_type": "NCID"}]}, "item_21_source_id_8": {"attribute_name": "ISSN", "attribute_value_mlt": [{"subitem_source_identifier": "1558-173X", "subitem_source_identifier_type": "EISSN"}, {"subitem_source_identifier": "0018-9200", "subitem_source_identifier_type": "PISSN"}]}, "item_21_subject_16": {"attribute_name": "日本十進分類法", "attribute_value_mlt": [{"subitem_subject": "541", "subitem_subject_scheme": "NDC"}]}, "item_21_version_type_58": {"attribute_name": "出版タイプ", "attribute_value_mlt": [{"subitem_version_resource": "http://purl.org/coar/version/c_970fb48d4fbd8a85", "subitem_version_type": "VoR"}]}, "item_creator": {"attribute_name": "著者", "attribute_type": "creator", "attribute_value_mlt": [{"creatorNames": [{"creatorName": "Nagata, M", "creatorNameLang": "en"}], "nameIdentifiers": [{"nameIdentifier": "3317", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Nagai, J", "creatorNameLang": "en"}], "nameIdentifiers": [{"nameIdentifier": "3318", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Hijikata, K", "creatorNameLang": "en"}], "nameIdentifiers": [{"nameIdentifier": "3319", "nameIdentifierScheme": "WEKO"}]}, {"creatorAffiliations": [{"affiliationNames": [{"affiliationNameLang": "ja"}]}], "creatorNames": [{"creatorName": "Morie, Takashi", "creatorNameLang": "en"}, {"creatorName": "森江, 隆", "creatorNameLang": "ja"}, {"creatorName": "モリエ, タカシ", "creatorNameLang": "ja-Kana"}], "familyNames": [{"familyName": "Morie", "familyNameLang": "en"}, {"familyName": "森江", "familyNameLang": "ja"}, {"familyName": "モリエ", "familyNameLang": "ja-Kana"}], "givenNames": [{"givenName": "Takashi", "givenNameLang": "en"}, {"givenName": "隆", "givenNameLang": "ja"}, {"givenName": "タカシ", "givenNameLang": "ja-Kana"}], "nameIdentifiers": [{"nameIdentifier": "1615", "nameIdentifierScheme": "WEKO"}, {"nameIdentifier": "20294530", "nameIdentifierScheme": "e-Rad", "nameIdentifierURI": "https://nrid.nii.ac.jp/ja/nrid/1000020294530"}, {"nameIdentifier": "7005143434", "nameIdentifierScheme": "Scopus著者ID", "nameIdentifierURI": "https://www.scopus.com/authid/detail.uri?authorId=7005143434"}, {"nameIdentifier": "339", "nameIdentifierScheme": "九工大研究者情報", "nameIdentifierURI": "https://hyokadb02.jimu.kyutech.ac.jp/html/339_ja.html"}]}, {"creatorNames": [{"creatorName": "Iwata, A", "creatorNameLang": "en"}], "nameIdentifiers": [{"nameIdentifier": "3321", "nameIdentifierScheme": "WEKO"}]}]}, "item_files": {"attribute_name": "ファイル情報", "attribute_type": "file", "attribute_value_mlt": [{"accessrole": "open_date", "date": [{"dateType": "Available", "dateValue": "2008-02-21"}], "displaytype": "detail", "download_preview_message": "", "file_order": 0, "filename": "Physical_20080221102129_001.pdf", "filesize": [{"value": "4.4 MB"}], "format": "application/pdf", "future_date_message": "", "is_thumbnail": false, "licensetype": "license_free", "mimetype": "application/pdf", "size": 4400000.0, "url": {"label": "Physical_20080221102129_001.pdf", "url": "https://kyutech.repo.nii.ac.jp/record/746/files/Physical_20080221102129_001.pdf"}, "version_id": "a8f76d3f-f28e-45b6-9927-56d5a123d9ab"}]}, "item_language": {"attribute_name": "言語", "attribute_value_mlt": [{"subitem_language": "eng"}]}, "item_resource_type": {"attribute_name": "資源タイプ", "attribute_value_mlt": [{"resourcetype": "journal article", "resourceuri": "http://purl.org/coar/resource_type/c_6501"}]}, "item_title": "Physical design guides for substrate noise reduction in CMOSdigital circuits", "item_titles": {"attribute_name": "タイトル", "attribute_value_mlt": [{"subitem_title": "Physical design guides for substrate noise reduction in CMOSdigital circuits", "subitem_title_language": "en"}]}, "item_type_id": "21", "owner": "3", "path": ["24"], "permalink_uri": "http://hdl.handle.net/10228/994", "pubdate": {"attribute_name": "PubDate", "attribute_value": "2008-02-21"}, "publish_date": "2008-02-21", "publish_status": "0", "recid": "746", "relation": {}, "relation_version_is_last": true, "title": ["Physical design guides for substrate noise reduction in CMOSdigital circuits"], "weko_shared_id": -1}
Physical design guides for substrate noise reduction in CMOSdigital circuits
http://hdl.handle.net/10228/994
http://hdl.handle.net/10228/99492e87a95-8132-4d2e-923e-75978cc63647
名前 / ファイル | ライセンス | アクション |
---|---|---|
Physical_20080221102129_001.pdf (4.4 MB)
|
|
Item type | 学術雑誌論文 = Journal Article(1) | |||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
公開日 | 2008-02-21 | |||||||||||
資源タイプ | ||||||||||||
資源タイプ識別子 | http://purl.org/coar/resource_type/c_6501 | |||||||||||
資源タイプ | journal article | |||||||||||
タイトル | ||||||||||||
言語 | en | |||||||||||
タイトル | Physical design guides for substrate noise reduction in CMOSdigital circuits | |||||||||||
言語 | ||||||||||||
言語 | eng | |||||||||||
著者 |
Nagata, M
× Nagata, M× Nagai, J× Hijikata, K× 森江, 隆
WEKO
1615
× Iwata, A |
|||||||||||
抄録 | ||||||||||||
内容記述タイプ | Abstract | |||||||||||
内容記述 | Substrate noise injection in large-scale CMOS logic integrated circuits is quantitatively evaluated by 100-μV 100-ps resolution substrate noise measurements of controlled substrate noises by a transition-controllable noise source and practical substrate noises under CMOS logic operations. The noise injection is dominated by leaks of supply/return bounce into the substrate, and the noise intensity is determined by logic transition activity, according to experimental observations. A time-series divided parasitic capacitance model is derived as an efficient estimator of the supply current for simulating the substrate noise injection and can reproduce the measured substrate noise waveforms. The efficacy of physical noise reduction techniques at the layout and circuit levels is quantified and limitations are discussed in conjunction with the noise injection mechanisms. The reduced supply bounce CMOS circuit is proposed as a universal noise reduction technique, and more than 90% noise reduction to conventional CMOS is demonstrated | |||||||||||
言語 | en | |||||||||||
書誌情報 |
en : IEEE Journal of Solid-State Circuits 巻 36, 号 3, p. 539-549, 発行日 2001-03 |
|||||||||||
出版社 | ||||||||||||
出版者 | IEEE | |||||||||||
DOI | ||||||||||||
関連タイプ | isIdenticalTo | |||||||||||
識別子タイプ | DOI | |||||||||||
関連識別子 | https://doi.org/10.1109/4.910494 | |||||||||||
CRID | ||||||||||||
関連タイプ | isIdenticalTo | |||||||||||
識別子タイプ | URI | |||||||||||
関連識別子 | https://cir.nii.ac.jp/crid/1050564288863194368 | |||||||||||
日本十進分類法 | ||||||||||||
主題Scheme | NDC | |||||||||||
主題 | 541 | |||||||||||
NCID | ||||||||||||
収録物識別子タイプ | NCID | |||||||||||
収録物識別子 | AA00667434 | |||||||||||
ISSN | ||||||||||||
収録物識別子タイプ | EISSN | |||||||||||
収録物識別子 | 1558-173X | |||||||||||
ISSN | ||||||||||||
収録物識別子タイプ | PISSN | |||||||||||
収録物識別子 | 0018-9200 | |||||||||||
著作権関連情報 | ||||||||||||
権利情報 | ©2001 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | |||||||||||
出版タイプ | ||||||||||||
出版タイプ | VoR | |||||||||||
出版タイプResource | http://purl.org/coar/version/c_970fb48d4fbd8a85 | |||||||||||
査読の有無 | ||||||||||||
値 | yes | |||||||||||
著者別名 |