New Measurement Base De-embedded CPU Load Model for Power Delivery Network Design

著者 | Okano Motochika, Watanabe Koji, Naitoh Masamichi, Omura Ichiro

orman or publication title | 2015 9th International Conference on Power Electronics and ECCE Asia (ICPE-ECCE Asia)

page range | 2288-2293

year | 2015-06

URL | http://hdl.handle.net/10228/5794
doi: info:doi/10.1109/ICPE.2015.7168125
New Measurement Base De-embedded CPU Load Model for Power Delivery Network Design

Motochika Okano\textsuperscript{1,2}, Koji Watanabe\textsuperscript{3}, Masamichi Naitoh\textsuperscript{1}, and Ichiro Omura\textsuperscript{1}

\textsuperscript{1} Kyushu Institute of Technology, Japan
\textsuperscript{2} Toshiba Corporation, Japan
\textsuperscript{3} Toshiba Digital Media Engineering Corporation, Japan

Abstract—CPU load model including on-chip wiring and package interconnection has been required for printed circuit board (PCB) design of digital products according to the improvement in the speed of CPU operation in recent years. Especially, accurate power delivery network (PDN) information inside CPU is indispensable for PCB design according to requirement of low-impedance and the broadband (from DC to GHz) from the inside of CPU to DC-DC converter. While the detailed impedance information inside CPUs is not disclosed to PCB board designers with the complicated back-end and front-end production design for CPU chip and package. This paper aims to establish new methodology to extract CPU load model with combination of measurement and simulation. The method is simple yet powerful for high-end CPU board design.

Index Terms-- CPU Load Model, De-embedded, Power delivery network, Target impedance

I. INTRODUCTION

Severe voltage margin for the CPU power supply has been required according to the decrease of supply voltage for high performance CPU. In order to supply required power to the CPU under GHz operation, it is necessary to precisely design the power delivery network (PDN) from DC-DC converter to the digital circuit on CPU chip including wiring on the chip, in the package, and other interconnections as shown in Fig. 1.

Specially, mΩ level low-impedance characteristics along entire PDN is required in frequency range up to tens of GHz. This impedance is called “Target impedance” (Z\textsubscript{t}). Power supply voltage, Current consumption, and Z\textsubscript{t} of high-end CPU in recent years are shown in Fig. 2. Z\textsubscript{t} is calculated by (1).

\[ Z_t = \frac{V_s \cdot 10\%}{I_c} \]  

(1)

Where \( V_s \) is the Power supply voltage and \( I_c \) is the Current consumption.

Current consumption \( I_c \) has the frequency dependence, so that \( Z_t \) also has the frequency dependence as shown in (2).

\[ Z_t(f) = \frac{V_s \cdot 10\%}{I_c(f)} \]  

(2)

Current waveform (Time domain) of CPU and its frequency dependence (Frequency domain) by Fourier transform are illustrated in Fig. 3. Frequency domain target impedance \( Z_t \) can be directly obtained from Fig. 3 (b) as shown in fig. 4. The target impedance \( Z_t \) is defined as the lower side envelope of the impedance curve obtained.

As indicated in Fig. 4, although the frequency basis impedance increases as frequency, \( Z_t \) is required to maintain relatively low level even in high frequency range.

Since the CPU load models are not disclosed from CPU vendors to board designers, the amount of capacitors has been assembled on the PCB, based on designer’s experience, to maintain low impedance up to the high frequency and no practical method exists to ensure the design validity.
In order to realize PDN for required target low impedance and frequency, with minimum number of capacitors, it is necessary to design entire network including inside CPU package and on-chip wiring. The CPU impedance information is not disclosed from the CPU vendor, thus extraction method become important. Although there have been some papers on extraction method for impedance inside CPU [1-3], the low accuracy and the complication has been the problem. This paper aims to introduce novel method to extract CPU impedance inside package by the combination of measurement and simulation. The method is simple and accurate without special measurement tools. The method will contribute efficient design for CPU power delivery on PCB.

II. NECESSITY OF CPU LOAD MODEL

The PDN impedance with and without CPU load model are shown in Fig. 5. The PDN impedance curves (“blue” and “aqua” colored lines in Fig. 5) are calculated with the exact CPU load model specially calculated from the chip and the package design detail in Toshiba Corp. for the particular CPU. The detailed PKG design data used for the exact load mode is shown in Fig. 6. The model includes the effect of vias and bonding wires inside CPU package. (The data and model is not provided for users).

The “blue” line is the impedance at CPU chip indicated by Point B in Fig. 1, and the “aqua” line is the impedance of at package BGA indicated by Point A in Fig. 1. It should be noted that detailed package wiring data is required to obtain the impedance at CPU chip shown by “blue” line in Fig. 5, thus the impedance at Point A is the practical index for the board design without detailed package and CPU wiring information.

Without CPU load model, the calculated PDN impedance is out of the target impedance at high frequency range as shown in “Black” line. Therefore, the number of required capacitors is always over estimated by the board designer, resulting higher board cost and larger board size. Further, mutual correlation effects, such as anti-resonance effect appeared at 20 MHz in Fig. 5 in “blue” and “aqua” line, are not considered without CPU load model.

The CPU load model is important for following three points according to above discussion.

(a) Provide CPU model to board designer to minimize on-board capacitors
(b) Ensure the board design validity to the target impedance of the PDN
(c) Co-design of PCB board – CPU package in terms of PDN quality

As described, most of the CPU vendors do not provide the CPU load model of their products nor detailed package and CPU wiring information. Therefor the accurate extraction method for the CPU load model is indispensable. In the next section, the new experiment – simulation combined CPU load model extraction method is proposed. The CPU load model is extracted from the difference between PDN impedances obtained by board level measurement with CPU on the board and by the board level simulation without CPU. This technique is the very powerful to minimize the size and cost in terms of PDN design, even if the CPU model is not provided from the CPU vendor.
III. NEW EXTRACTION METHOD

PCB in which CPU was mounted is prepared, and the Power-GND impedance is measured. Moreover, the Power-GND impedance is simulated in the state where all parts included CPU are not mounted, using PCB design data. The PDN information inside CPU is extracted by taking these both difference. The image is shown in Fig. 7.

![Fig. 7. CPU Load Model extraction concept.](image)

**A. Proposed Method**

The relation of input and output can be realized by (3) (4) and (5), if F parameter \([F_{PCB}]\) is defined as shown in Fig. 8.

\([F_{PCB}]\) is converted from S parameter by (6) even in high frequency. This S parameter \([S_{PCB}]\) is the impedance of the PCB without CPU, and it can calculate it in analysis from PCB design data.

\(Z_{IN}\) is the Power-GND impedance. \(S_{11}\) of S parameter between Power and GND of input side is measured using PCB with CPU by Shunt-Thru method. In Shunt-Thru method, the transmission characteristic \((S_{21})\) comes to hand as \(S_{21}\). \(Z_{IN}\) can be transformed from \(S_{11}\) by (7).

\[
\begin{bmatrix}
I_{IN} * Z_{IN} \\
I_{IN}
\end{bmatrix} =
\begin{bmatrix}
F_{PCB11} & F_{PCB12} \\
F_{PCB21} & F_{PCB22}
\end{bmatrix}
\begin{bmatrix}
I_{CPU} * Z_{CPU} \\
I_{CPU}
\end{bmatrix}
\tag{3}
\]

\[
\begin{bmatrix}
I_{CPU} * Z_{CPU} \\
I_{CPU}
\end{bmatrix} =
\begin{bmatrix}
F_{PCB11} & F_{PCB12} \\
F_{PCB21} & F_{PCB22}
\end{bmatrix}^{-1}
\begin{bmatrix}
Z_{IN} \\
1
\end{bmatrix}
\tag{4}
\]

If \(\frac{I_{CPU} * Z_{CPU}}{I_{IN}} = a, \frac{I_{CPU}}{I_{IN}} = b\) then \(Z_{CPU} = \frac{a}{b}\)

\[
\begin{bmatrix}
F_{PCB11} & F_{PCB12} \\
F_{PCB21} & F_{PCB22}
\end{bmatrix}
\begin{bmatrix}
(1+S_{11})(1-S_{22})+S_{12}S_{21} \\
(1-S_{11})(1-S_{22})-S_{12}S_{21}
\end{bmatrix}
\begin{bmatrix}
(1+S_{11})(1+2S_{22})-S_{12}S_{21} \\
(1-S_{11})(1+2S_{22})+S_{12}S_{21}
\end{bmatrix}
Z_{ref}
\]

\[
= \frac{1}{2 \times S_{21}} \begin{bmatrix}
(1+S_{11})(1-S_{22})+S_{12}S_{21} \\
(1-S_{11})(1-S_{22})-S_{12}S_{21}
\end{bmatrix}
\begin{bmatrix}
(1+S_{11})(1+2S_{22})-S_{12}S_{21} \\
(1-S_{11})(1+2S_{22})+S_{12}S_{21}
\end{bmatrix}
Z_{ref}
\tag{6}
\]

\[
Z_{IN} = \frac{\frac{50 S_{11}}{2(1-S_{21})}}{Z_{ref}}
\tag{7}
\]
B. Work Flow to extract CPU load impedance
These workflow are indicated in Fig 9.

**Board S-parameter measurement w/ CPU**
Power-GND impedance $S_{11}$ is measured using the PCB with CPU.

- Shunt-Thru method
  E8361C@Agilent
  *The transmission characteristic (S11) comes to hand as S21 of Shunt-Thru method.

$S_{11}$ is changed into $Z_{IN}$ by (7).

**Board S-parameter simulation w/o CPU**
Power-GND impedance $[S_{PCB}]$ is simulated using the PCB design data w/o CPU.

- PowerSI(Ver10.1)
  @Cadence

$[S_{PCB}]$ is changed into $[F_{PCB}]$, and $[F_{PCB}]^{-1}$ by (6).

$Z_{CPU}$ can be calculated by (4) and (5).

---

**IV. RESULTS AND DISCUSSION**

A. Calculation of $Z_{IN}$
The PCB mounted CPU is shown in Fig. 10. Only CPU is mounted in this substrate. The measurement point is “Port1” near DC-DC converter. Measuring instruments is the network/impedance analyzer (product E8361C made by Agilent). The frequency range is $10[MHz]$-$1[GHz]$.

S parameter($S_{11}$) can be measured by the Shunt-Thru method. $Z_{IN}$ calculated from this $S_{11}$ of $[S_{Meas}]$ is shown in Fig. 11-12. ($S_{11}$ of the Shunt-Thru means the transmission characteristic ($S_{11}$)).

---

**B. Calculation of $[F_{PCB}]$**

$[S_{PCB}]$ was calculated in the Power-GND impedance simulation using the PCB design data which does not mount any parts included CPU. The simulator is used PowerSI(Cadence) Ver10.1 (Fig. 13).

PCB is 4-layer through-hole. The layer structure is shown in TABLE 1.

Port1 is the same as the measurement point, and Port2 is set to the power and ground pads of CPU as far as possible from Port1 as shown in Fig. 14.
**TABLE I**

<table>
<thead>
<tr>
<th>Layer (L)</th>
<th>Material</th>
<th>Thickness [mm]</th>
<th>Conductivity [S/m]</th>
<th>Dielectric Constant</th>
<th>Loss [Ω]</th>
<th>Tan</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1 S</td>
<td>Solder Resist</td>
<td>0.030</td>
<td>3.600</td>
<td>0.010</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 S</td>
<td>Copper + Plating</td>
<td>0.048</td>
<td>5.80E+07</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 G</td>
<td>P.P</td>
<td>0.110</td>
<td>4.600</td>
<td>0.016</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 V</td>
<td>Copper</td>
<td>0.035</td>
<td>5.80E+07</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 V</td>
<td>Core</td>
<td>1.130</td>
<td>4.600</td>
<td>0.016</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 V</td>
<td>Copper</td>
<td>0.035</td>
<td>5.80E+07</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3 V</td>
<td>P.P</td>
<td>0.110</td>
<td>4.600</td>
<td>0.016</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 S</td>
<td>Copper + Plating</td>
<td>0.048</td>
<td>5.80E+07</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 S</td>
<td>Solder Resist</td>
<td>0.030</td>
<td>3.600</td>
<td>0.010</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**C. Calculation of Z_{CPU}**

The CPU load impedance ($Z_{CPU}$) is calculated using $Z_{IN}$ of measurement and $[F_{PCB}]^{-1}$ of simulation by (4) and (5). This extracted result is shown in Fig. 17-18.

**D. Verification of extracted Z_{CPU}**

The extracted $Z_{CPU}$ is applied to CPU part on Fig. 19 and the result $Z_{IN}$ simulated is indicated on Fig. 20. To compare, Measurement result of Fig.12 is also shown on the same chart.

$Z_{IN}$ using $Z_{CPU}$ agrees very well with measurement result. This proves that it can be De-embedded CPU Load Model correctly by this method.
E. PDN Impedance using extracted ZCPU

The Power-GND impedance of Point A in Fig. 1 using PCB data and extracted ZCPU is shown by the “green” line in Fig. 21. This impedance is equivalent to the “aqua” line using the CPU load model specially calculated from CPU design data. With the proposed method, CPU load model is successfully extracted with high accuracy.

As show in Fig. 18, the load model of CPU (ZCPU) is rising by more than 40 MHz, and PDN is also rising in the same way by more than 40 MHz as shown in Fig. 21. This means that the inductance ingredient of CPU(eespecially Package in CPU) becomes dominant for more than 40 MHz of impedance.

In other words, there are no ways but CPU vender increases the capacity in CPU included Package to lower more than 40 MHz of impedance and it’s ineffective that PCB designer arranges additional capacitors on PCB.

The conventional Power-GND impedance which has no CPU Load models and this Power-GND impedance using the CPU Load model extracted by this method are shown in Fig. 22. PCB designer didn’t know even the frequency range to take a measure at the PCB design side, because there were no CPU Load models. With the proposed method, on the other hand, the CPU Load model was clearly defined. In case of this example, it’s necessary that the PCB side to take the measure to lower PDN impedance in frequency range less than 40 MHz.

In particular, there is the sudden change impedance rise around 20MHz. This seems to depend on anti-resonance of PCB and CPU(eespecially Package). Therefore, PCB designer has to arrange some capacitors to lower impedance around 20MHz, avoid the signal line of around 20MHz from this PDN, and design the shape of Power and Ground plane without resonance 20MHz.

V. CONCLUSIONS

A novel extraction method for CPU load impedance inside package including on-chip wiring has been successfully demonstrated. The method is simple yet accurate without special equipment. The method will contribute efficient design for CPU power delivery on PCB.

REFERENCES