{"created":"2023-05-15T12:00:01.548814+00:00","id":6680,"links":{},"metadata":{"_buckets":{"deposit":"3da6e55c-0c74-4487-8430-41c98aeff048"},"_deposit":{"created_by":3,"id":"6680","owners":[3],"pid":{"revision_id":0,"type":"depid","value":"6680"},"status":"published"},"_oai":{"id":"oai:kyutech.repo.nii.ac.jp:00006680","sets":["15:20"]},"author_link":["28238","24725","754"],"item_23_biblio_info_6":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2013-06","bibliographicIssueDateType":"Issued"},"bibliographic_titles":[{}]}]},"item_23_description_4":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"This paper investigates the gains and losses in terms of power, area, reliability, and speed when applying time redundancy fault tolerance techniques on single core designs compared to space redundancy fault tolerance techniques applied to multi-core designs. The system is developed on the virtex5 FPGA from Xilinx, it uses 65nm technology with a relatively moderate to high static power consumption. The system consists of two design alternatives. The first is a single core embedded processing system that applies time redundancy fault tolerance through execution repetition to perform self-check pointing through consensus. The second system is built from 3 soft IP core processors which perform a space redundancy approach through Triple-Modular-Redundancy (TMR) with feedback among the processors. The performance of both systems is evaluated in terms of the execution speed and latency due to fault tolerance techniques compared to the non-fault tolerant system.","subitem_description_type":"Abstract"}]},"item_23_description_5":{"attribute_name":"内容記述","attribute_value_mlt":[{"subitem_description":"The 29th International Symposium on Space Technology and Science (29th ISTS), June 2-9, 2013, Nagoya, Aichi","subitem_description_type":"Other"}]},"item_23_description_60":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"subitem_description":"Conference Paper","subitem_description_type":"Other"}]},"item_23_select_59":{"attribute_name":"査読の有無","attribute_value_mlt":[{"subitem_select_item":"no"}]},"item_23_text_37":{"attribute_name":"著者所属","attribute_value_mlt":[{"subitem_text_value":"Kyushu Institute of Technology, Kitakyushu, Japan"},{"subitem_text_value":"Kyushu Institute of Technology, Kitakyushu, Japan"},{"subitem_text_value":"Kyushu Institute of Technology, Kitakyushu, Japan"}]},"item_23_text_62":{"attribute_name":"連携ID","attribute_value_mlt":[{"subitem_text_value":"8416"}]},"item_23_version_type_58":{"attribute_name":"著者版フラグ","attribute_value_mlt":[{"subitem_version_resource":"http://purl.org/coar/version/c_970fb48d4fbd8a85","subitem_version_type":"VoR"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Ibrahim, Mohamed Mahmoud"}],"nameIdentifiers":[{}]},{"creatorAffiliations":[{"affiliationNameIdentifiers":[],"affiliationNames":[{"affiliationName":"","affiliationNameLang":"ja"}]}],"creatorNames":[{"creatorName":"Asami, Kenichi","creatorNameLang":"en"},{"creatorName":"浅海, 賢一","creatorNameLang":"ja"},{"creatorName":"アサミ, ケンイチ","creatorNameLang":"ja-Kana"}],"familyNames":[{},{},{}],"givenNames":[{},{},{}],"nameIdentifiers":[{},{},{},{}]},{"creatorAffiliations":[{"affiliationNameIdentifiers":[],"affiliationNames":[{"affiliationName":"","affiliationNameLang":"ja"}]}],"creatorNames":[{"creatorName":"Cho, Mengu","creatorNameLang":"en"},{"creatorName":"趙, 孟佑","creatorNameLang":"ja"},{"creatorName":"チヨウ, メンウ","creatorNameLang":"ja-Kana"}],"familyNames":[{},{},{}],"givenNames":[{},{},{}],"nameIdentifiers":[{},{},{},{}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2020-09-10"}],"displaytype":"detail","filename":"LaSEINE-2013_14.pdf","filesize":[{"value":"481.7 kB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"LaSEINE-2013_14.pdf","url":"https://kyutech.repo.nii.ac.jp/record/6680/files/LaSEINE-2013_14.pdf"},"version_id":"330d619b-62e4-49ab-b0a0-be21591fd358"}]},"item_keyword":{"attribute_name":"キーワード","attribute_value_mlt":[{"subitem_subject":"Multicore systems","subitem_subject_scheme":"Other"},{"subitem_subject":"Fault Tolerance","subitem_subject_scheme":"Other"},{"subitem_subject":"Space Redundancy","subitem_subject_scheme":"Other"},{"subitem_subject":"Time Redundancy","subitem_subject_scheme":"Other"},{"subitem_subject":"FPGA","subitem_subject_scheme":"Other"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"conference paper","resourceuri":"http://purl.org/coar/resource_type/c_5794"}]},"item_title":"Time and Space Redundancy Fault Tolerance Trade-offs for FPGA Based Single and Multicore Designs","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"Time and Space Redundancy Fault Tolerance Trade-offs for FPGA Based Single and Multicore Designs"}]},"item_type_id":"23","owner":"3","path":["20"],"pubdate":{"attribute_name":"公開日","attribute_value":"2020-09-10"},"publish_date":"2020-09-10","publish_status":"0","recid":"6680","relation_version_is_last":true,"title":["Time and Space Redundancy Fault Tolerance Trade-offs for FPGA Based Single and Multicore Designs"],"weko_creator_id":"3","weko_shared_id":3},"updated":"2023-10-25T08:19:29.121416+00:00"}